The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.
The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.
Patent No.:
Date of Patent:
Nov. 03, 1998
Filed:
Oct. 16, 1996
Yoshitaka Tadaki, Hanno, JP;
Jun Murata, Kunitachi, JP;
Toshihiro Sekiguchi, Hidaka, JP;
Hideo Aoki, Hamura, JP;
Keizo Kawakita, Ome, JP;
Hiroyuki Uchiyama, Higashimurayama, JP;
Michio Nishimura, Tokorozawa, JP;
Michio Tanaka, Ome, JP;
Yuji Ezaki, Fussa, JP;
Kazuhiko Saitoh, Ibaraki-ken, JP;
Katsuo Yuhara, Ome, JP;
Songsu Cho, Ibaraki-ken, JP;
Hitachi, Ltd., Tokyo, JP;
Texas Instruments Incorporated, Dallas, TX (US);
Abstract
A semiconductor memory device has a semiconductor substrate, word line conductors and bit line conductors, and memory cells provided at intersections between the word line conductors and bit line conductors. Adjacent two memory cells for each bit line conductor form a memory cell pair unit structure, in which first semiconductor regions of the transistors of the adjacent two memory cells are united at their boundary into a single region and are connected to one of the bit line conductors via a bit line connection conductor, the gate electrodes of the transistors of the adjacent two memory cells are connected to word line conductors adjacent to each other, respectively, the second semiconductor regions of the transistors of the adjacent two memory cells are connected to the respective information storage capacitors. A series of memory cell pair unit structures formed under one bit line conductor is positionally shifted with respect to the series of memory cell pair unit structures formed under adjacent first and second bit line conductors on opposite sides of the one bit line conductor, respectively, such that a second information storage capacitor of a memory cell pair unit structure formed under the adjacent first bit line conductor and a first information storage capacitor of a memory cell pair unit structure formed under the adjacent second bit line conductor are located adjacent to a bit line connection conductor of a memory cell pair unit structure formed under the one bit line conductor.