The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.
The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.
Patent No.:
Date of Patent:
Jan. 07, 1997
Filed:
Oct. 26, 1994
Fuji Electric Co., Ltd., Kawasaki, JP;
Abstract
The invention increases withstand voltage and current capacity of a DMOS portion simultaneously built in by the BiCMOS process. The manufacturing method for the DMOS portion is comprised of steps of forming an ion-implanted layer in a surface of a P-type well; forming a gate electrode; self-aligning a P-type base region by employing the P-type base formation process of the bipolar transistor and by using the gate electrode as a mask; forming a side wall on a side face of the gate electrode by employing the process for forming the LDD structure of the CMOS; and self-aligning an N+type source region by employing the process for forming the N+type source and the drain of the CMOS and by using the side wall as a mask. The effective channel length becomes longer by the side wall length and the rate of heavily doped channel portion to the total channel length becomes high. The manufacturing method effectively suppresses surface punch through by the high rate of the heavily doped channel portion and facilitates increasing withstand voltage and current capacity of the DMOS portion even when the total acceptor amount in the ion-implanted layer is insufficient.