The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.
The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.
Patent No.:
Date of Patent:
Jun. 04, 1996
Filed:
Aug. 19, 1994
Mahmud Assar, Morgan Hill, CA (US);
Petro Estakhri, Pleasanton, CA (US);
Boyd Pett, San Jose, CA (US);
Cirrus Logic, Inc., Fremont, CA (US);
Abstract
A low power clocking circuit includes a crystal oscillator for generating a digital signal having a first frequency. The first frequency is relatively slow which allows the crystal oscillator to consume reduced power. The phase detector signal is coupled to control a charge pump circuit that generates a voltage on an output node for controlling a voltage controlled oscillator. The VCO generates a clock signal having a second frequency that is higher than the first frequency. The charge pump circuit includes an active mode and a power down mode and is operatively coupled between a first supply voltage and a second supply voltage. As typically provided, the charge pump includes a capacitor network coupled to the output node for maintaining the output voltage. The charge pump includes a voltage control circuit having an up input for increasing the output voltage and a down input for decreasing the output voltage. In addition, a ring enable input is provided for open circuiting all electrical paths from the first supply voltage to the second supply voltage and a precharge circuit is provided for maintaining the output voltage at a predetermined precharge level during the power down mode. Finally, a jump start input controls a jump start circuit for rapidly driving the output voltage to a predetermined level while the charge pump circuit transitions from a power down mode to an active mode. The jump start input includes a single pulse of the digital signal.