The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Jan. 31, 1995

Filed:

Apr. 12, 1994
Applicant:
Inventors:

Shinji Nakazato, Takasaki, JP;

Hideaki Uchida, Takasaki, JP;

Yoshikazu Saito, Takasaki, JP;

Masahiro Yamamura, Takasaki, JP;

Yutaka Kobayashi, Katsuta, JP;

Takahide Ikeda, Tokorozawa, JP;

Ryoichi Hori, Hinode, JP;

Goro Kitsukawa, Hinode, JP;

Kiyoo Itoh, Higashikurume, JP;

Nobuo Tanba, Palo Alto, CA (US);

Takao Watanabe, New Haven, CT (US);

Katsuhiro Shimohigashi, Musashimurayama, JP;

Noriyuki Homma, Kodaira, JP;

Assignee:

Hitachi, Ltd., Tokyo, JP;

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
H01L / ;
U.S. Cl.
CPC ...
257369 ; 257358 ; 257544 ; 257296 ;
Abstract

Disclosed is a semiconductor device, such as a semiconductor memory device, having structure wherein invasion of minority carriers from the semiconductor substrate into components of the device, formed on the substrate, can be avoided. The semiconductor memory device can be an SRAM or DRAM, for example, and includes a memory array and peripheral circuit on a substrate. In one aspect of the present invention, a buried layer of the same conductivity type as that of the substrate, but with a higher impurity concentration than that of the substrate, is provided beneath at least one of the peripheral circuit and memory array. A further region can extend from the buried layer, for example, to the surface of the semiconductor substrate, the buried layer and further region in combination acting as a shield to prevent minority carriers from penetrating to the device elements. As a second aspect of the present invention, first carrier absorbing areas (to absorb minority carriers) are located between the memory array and the switching circuit of the peripheral circuit, and second carrier absorbing areas are provided to surround input protective elements of the device. As a third embodiment of the present invention, a plurality of isolation regions of the same conductivity type are provided, with unequal voltages applied to these isolation regions, or unequal voltages applied to the substrate, on the one hand, and to these isolation regions, on the other.


Find Patent Forward Citations

Loading…