The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.
The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.
Patent No.:
Date of Patent:
Nov. 25, 2025
Filed:
Nov. 02, 2022
Nvidia Corporation, Santa Clara, CA (US);
Bonita Bhaskaran, Santa Clara, CA (US);
Nithin Valentine, Santa Clara, CA (US);
Shantanu Sarangi, Santa Clara, CA (US);
Mahmut Yilmaz, Santa Clara, CA (US);
Suhas Satheesh, Santa Clara, CA (US);
Charlie Hwang, Santa Clara, CA (US);
Tezaswi Raja, Santa Clara, CA (US);
Kevin Zhou, Santa Clara, CA (US);
Sailendra Chadalavada, Santa Clara, CA (US);
Kevin Ye, Santa Clara, CA (US);
Seyed Nima Mozaffari Mojaveri, Santa Clara, CA (US);
Kerwin Fu, Santa Clara, CA (US);
NVIDIA Corporation, Santa Clara, CA (US);
Abstract
Introduced herein is a technique that reliably measures on-die noise of logic in a chip. The introduced technique places a noise measurement system in partitions of the chip that are expected to cause the most noise. The introduced technique utilizes a continuous free-running clock that feeds functional frequency to the noise measurement circuit throughout the noise measurement scan test. This allows the noise measurement circuit to measure the voltage noise of the logic during a shift phase, which was not possible in the conventional noise measurement method. Also, by being able to measure the voltage noise during a shift phase and hence in both phases of the scan test, the introduced technique can perform a more comprehensive noise measurement not only during ATE testing but as part of IST in the field.