The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Apr. 29, 2025

Filed:

Feb. 08, 2021
Applicant:

Taiwan Semiconductor Manufacturing Company, Ltd., Hsinchu, TW;

Inventors:

Bo-Feng Young, Taipei, TW;

Sai-Hooi Yeong, Hsinchu County, TW;

Yu-Ming Lin, Hsinchu, TW;

Chao-I Wu, Hsinchu County, TW;

Mauricio Manfrini, Hsinchu County, TW;

Attorney:
Primary Examiner:
Assistant Examiner:
Int. Cl.
CPC ...
G11C 11/16 (2005.12); H10B 51/30 (2022.12); H10B 61/00 (2022.12); H10D 30/01 (2024.12); H10D 30/69 (2024.12); H10N 50/01 (2022.12); H10N 50/10 (2022.12); H10N 50/80 (2022.12);
U.S. Cl.
CPC ...
H10B 51/30 (2023.01); G11C 11/161 (2012.12); H10B 61/22 (2023.01); H10D 30/0415 (2024.12); H10D 30/701 (2024.12); H10N 50/01 (2023.01); H10N 50/10 (2023.01); H10N 50/80 (2023.01);
Abstract

A memory device and a manufacturing method are provided. The memory device includes a substrate, a transistor, and a memory cell. The substrate has a semiconductor device and a dielectric structure disposed on the semiconductor device. The transistor is disposed over the dielectric structure and is electrically coupled with the semiconductor device. The semiconductor device includes a gate, a channel layer, source drain regions, and a stack of a gate dielectric layer and a first ferroelectric layer. The gate and the source and drain regions are disposed over the dielectric structure. The channel layer is located between the source and drain regions. The stack of the gate dielectric layer and the first ferroelectric layer is disposed between the gate and the channel layer. The memory cell is disposed over the transistor and is electrically connected to one of the source and drain regions. The memory cell includes a ferromagnetic layer or a second ferroelectric layer.


Find Patent Forward Citations

Loading…