The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Apr. 02, 2024

Filed:

Feb. 14, 2022
Applicant:

Longitude Flash Memory Solutions Ltd., Dublin, IE;

Inventors:

Youseok Suh, Cupertino, CA (US);

Sung-Yong Chung, Davis, CA (US);

Ya-Fen Lin, Saratoga, CA (US);

Yi-Ching Jean Wu, Sunnyvale, CA (US);

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
H01L 29/788 (2006.01); H01L 21/28 (2006.01); H01L 29/423 (2006.01); H01L 29/66 (2006.01); H01L 29/792 (2006.01); H10B 41/30 (2023.01); H10B 41/35 (2023.01); H10B 43/30 (2023.01); H10B 43/35 (2023.01);
U.S. Cl.
CPC ...
H10B 41/35 (2023.02); H01L 29/40117 (2019.08); H01L 29/4234 (2013.01); H01L 29/66825 (2013.01); H01L 29/66833 (2013.01); H01L 29/7881 (2013.01); H01L 29/792 (2013.01); H10B 41/30 (2023.02); H10B 43/30 (2023.02); H10B 43/35 (2023.02);
Abstract

A memory device is described. Generally, the device includes a string of memory transistors, a source select transistor coupled to a first end of the string of memory transistor and a drain select transistor coupled to a second end of the string of memory transistor. Each memory transistor includes a gate electrode formed adjacent to a charge trapping layer and there is neither a source nor a drain junction between adjacent pairs of memory transistors or between the memory transistors and source select transistor or drain select transistor. In one embodiment, the memory transistors are spaced apart from adjacent memory transistors and the source select transistor and drain select transistor, such that channels are formed therebetween based on a gate fringing effect associated with the memory transistors. Other embodiments are also described.


Find Patent Forward Citations

Loading…