The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Jun. 06, 2023

Filed:

Nov. 10, 2021
Applicant:

Unimicron Technology Corp., Taoyuan, TW;

Inventors:

Jia Shiang Chen, Taoyuan, TW;

Chung-Yu Lan, Taipei, TW;

Yu-Shen Chen, Taoyuan, TW;

Assignee:
Attorney:
Primary Examiner:
Int. Cl.
CPC ...
H01L 21/00 (2006.01); H01L 21/48 (2006.01); H01L 23/538 (2006.01); H01L 23/498 (2006.01); H05K 1/18 (2006.01); H01L 25/065 (2023.01);
U.S. Cl.
CPC ...
H01L 21/486 (2013.01); H01L 23/49805 (2013.01); H01L 23/5384 (2013.01); H01L 25/0657 (2013.01); H05K 1/182 (2013.01); H05K 1/186 (2013.01); H01L 2225/06517 (2013.01); H01L 2225/06572 (2013.01);
Abstract

A packaging method includes steps of: forming first and second wiring layers electrically connected to each other on two opposite surfaces of a substrate; then configuring mother substrate interconnecting bumps on the first wiring layer and along perimeter of a daughter substrate unit, and then cutting along the perimeter of the daughter substrate unit to expose lateral faces of the mother substrate interconnecting bumps and configuring solder materials thereon; then configuring first and second chips on the first and the second wiring layers to form electrical interconnection between the two chips. A package structure enables interconnecting two chips through one single daughter substrate unit with its wiring layers directly connecting with lateral face contacts of the mother carrier substrate through the mother substrate interconnecting bumps. Hence, area of the daughter substrate unit is reduced; lengths of the interconnection paths are shortened, and qualities of communication and space utilization are enhanced.


Find Patent Forward Citations

Loading…