The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Jan. 24, 2023

Filed:

Apr. 05, 2021
Applicant:

Intel Corporation, Santa Clara, CA (US);

Inventor:

Andrew Collins, Chandler, AZ (US);

Assignee:

Intel Corporation, Santa Clara, CA (US);

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
H01L 25/18 (2006.01); H01L 23/538 (2006.01); H01L 23/00 (2006.01); G11C 29/04 (2006.01); H01L 23/48 (2006.01); H01L 23/367 (2006.01); H01L 21/48 (2006.01); H01L 25/00 (2006.01); H01L 25/065 (2006.01); H01L 23/13 (2006.01);
U.S. Cl.
CPC ...
H01L 25/18 (2013.01); G11C 29/04 (2013.01); H01L 21/4857 (2013.01); H01L 23/13 (2013.01); H01L 23/3675 (2013.01); H01L 23/481 (2013.01); H01L 23/5386 (2013.01); H01L 23/5389 (2013.01); H01L 24/05 (2013.01); H01L 24/24 (2013.01); H01L 24/81 (2013.01); H01L 24/82 (2013.01); H01L 25/0657 (2013.01); H01L 25/50 (2013.01); G11C 2029/0401 (2013.01); H01L 24/16 (2013.01); H01L 24/73 (2013.01); H01L 2224/16145 (2013.01); H01L 2224/16235 (2013.01); H01L 2224/24145 (2013.01); H01L 2224/73209 (2013.01); H01L 2225/06541 (2013.01); H01L 2225/06565 (2013.01); H01L 2225/06582 (2013.01); H01L 2225/06589 (2013.01); H01L 2225/06596 (2013.01); H01L 2924/1433 (2013.01); H01L 2924/1436 (2013.01); H01L 2924/1437 (2013.01);
Abstract

A system and method of providing high bandwidth and low latency memory architecture solutions for next generation processors is disclosed. The package contains a substrate, a memory device embedded in the substrate via EMIB processes and a processor disposed on the substrate partially over the embedded memory device. The I/O pads of the processor and memory device are vertically aligned to minimize the distance therebetween and electrically connected through EMIB uvias. An additional memory device is disposed on the substrate partially over the embedded memory device or on the processor. I/O signals are routed using a redistribution layer on the embedded memory device or an organic VHD redistribution layer formed over the embedded memory device when the additional memory device is laterally adjacent to the processor and the I/O pads of the processor and additional memory device are vertically aligned when the additional memory device is on the processor.


Find Patent Forward Citations

Loading…