The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Oct. 18, 2022

Filed:

Dec. 10, 2021
Applicant:

Intel Corporation, Santa Clara, CA (US);

Inventors:

Glenn A. Glass, Portland, OR (US);

Anand S. Murthy, Portland, OR (US);

Tahir Ghani, Portland, OR (US);

Assignee:

Daedalus Prime LLC, Bronxville, NY (US);

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
H01L 21/28 (2006.01); H01L 21/76 (2006.01); H01L 29/08 (2006.01); H01L 29/16 (2006.01); H01L 29/66 (2006.01); H01L 29/78 (2006.01); H01L 29/45 (2006.01); H01L 29/165 (2006.01); H01L 21/285 (2006.01); H01L 21/768 (2006.01);
U.S. Cl.
CPC ...
H01L 29/45 (2013.01); H01L 21/28518 (2013.01); H01L 21/28525 (2013.01); H01L 21/76805 (2013.01); H01L 21/76843 (2013.01); H01L 21/76864 (2013.01); H01L 21/76895 (2013.01); H01L 29/0847 (2013.01); H01L 29/165 (2013.01); H01L 29/66545 (2013.01); H01L 29/66636 (2013.01); H01L 29/66795 (2013.01); H01L 29/785 (2013.01); H01L 29/7833 (2013.01); H01L 29/7848 (2013.01); H01L 29/7851 (2013.01);
Abstract

Techniques are disclosed for forming transistor devices having reduced parasitic contact resistance relative to conventional devices. The techniques can be implemented, for example, using a standard contact stack such as a series of metals on, for example, silicon or silicon germanium (SiGe) source/drain regions. In accordance with one example such embodiment, an intermediate boron doped germanium layer is provided between the source/drain and contact metals to significantly reduce contact resistance. Numerous transistor configurations and suitable fabrication processes will be apparent in light of this disclosure, including both planar and non-planar transistor structures (e.g., FinFETs), as well as strained and unstrained channel structures. Graded buffering can be used to reduce misfit dislocation. The techniques are particularly well-suited for implementing p-type devices, but can be used for n-type devices if so desired.


Find Patent Forward Citations

Loading…