The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Aug. 10, 2021

Filed:

Feb. 07, 2020
Applicant:

Unity Semiconductor Corporation, Sunnyvale, CA (US);

Inventors:

Chang Hua Siau, Saratoga, CA (US);

Bruce Lynn Bateman, Fremont, CA (US);

Assignee:

Unity Semiconductor Corporation, Sunnyvale, CA (US);

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
G11C 11/00 (2006.01); G11C 13/00 (2006.01); G11C 7/04 (2006.01); G11C 7/00 (2006.01); G11C 16/24 (2006.01); G11C 7/12 (2006.01); G11C 5/08 (2006.01); G11C 7/18 (2006.01); G11C 5/06 (2006.01); H01L 27/10 (2006.01);
U.S. Cl.
CPC ...
G11C 13/0069 (2013.01); G11C 5/06 (2013.01); G11C 5/08 (2013.01); G11C 7/00 (2013.01); G11C 7/04 (2013.01); G11C 7/12 (2013.01); G11C 7/18 (2013.01); G11C 13/0004 (2013.01); G11C 13/004 (2013.01); G11C 13/0007 (2013.01); G11C 13/0011 (2013.01); G11C 13/0023 (2013.01); G11C 13/0026 (2013.01); G11C 13/0033 (2013.01); G11C 13/0097 (2013.01); G11C 16/24 (2013.01); H01L 27/10 (2013.01); G11C 2207/005 (2013.01); G11C 2213/71 (2013.01);
Abstract

A memory array includes wordlines, local bitlines, two-terminal memory elements, global bitlines, and local-to-global bitline pass gates and gain stages. The memory elements are formed between the wordlines and local bitlines. Each local bitline is selectively coupled to an associated global bitline, by way of an associated local-to-global bitline pass gate. During a read operation when a memory element of a local bitline is selected to be read, a local-to-global gain stage is configured to amplify a signal on or passing through the local bitline to an amplified signal on or along an associated global bitline. The amplified signal, which in one embodiment is dependent on the resistive state of the selected memory element, is used to rapidly determine the memory state stored by the selected memory element. The global bit line and/or the selected local bit line can be biased to compensate for the Process Voltage Temperature (PVT) variation.


Find Patent Forward Citations

Loading…