The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Feb. 16, 2021

Filed:

Jul. 02, 2018
Applicant:

Taiwan Semiconductor Manufacturing Co., Ltd., Hsin-Chu, TW;

Inventors:

Yu-Hung Cheng, Tainan, TW;

Cheng-Ta Wu, Shueishang Township, TW;

Yeur-Luen Tu, Taichung, TW;

Min-Ying Tsai, Kaohsiung, TW;

Alex Usenko, St Louis, MO (US);

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
H01L 21/8238 (2006.01); H01L 21/336 (2006.01); H01L 21/331 (2006.01); H01L 21/76 (2006.01); H01L 21/70 (2006.01); H01L 27/12 (2006.01); H01L 21/02 (2006.01); H01L 29/16 (2006.01); H01L 21/762 (2006.01); H01L 21/84 (2006.01); H01L 29/04 (2006.01); H01L 29/20 (2006.01); H01L 29/22 (2006.01); H01L 29/24 (2006.01); H01L 29/26 (2006.01); H01L 31/09 (2006.01);
U.S. Cl.
CPC ...
H01L 27/1203 (2013.01); H01L 21/02532 (2013.01); H01L 21/02592 (2013.01); H01L 21/02667 (2013.01); H01L 21/76254 (2013.01); H01L 21/84 (2013.01); H01L 29/04 (2013.01); H01L 29/16 (2013.01); H01L 29/1604 (2013.01); H01L 29/2006 (2013.01); H01L 29/2206 (2013.01); H01L 29/247 (2013.01); H01L 29/263 (2013.01); H01L 31/095 (2013.01);
Abstract

Various embodiments of the present application are directed towards a method for forming a semiconductor-on-insulator (SOI) substrate comprising a trap-rich layer with small grain sizes, as well as the resulting SOI substrate. In some embodiments, an amorphous silicon layer is deposited on a high-resistivity substrate. A rapid thermal anneal (RTA) is performed to crystallize the amorphous silicon layer into a trap-rich layer of polysilicon in which a majority of grains are equiaxed. An insulating layer is formed over the trap-rich layer. A device layer is formed over the insulating layer and comprises a semiconductor material. Equiaxed grains are smaller than other grains (e.g., columnar grains). Since a majority of grains in the trap-rich layer are equiaxed, the trap-rich layer has a high grain boundary area and a high density of carrier traps. The high density of carrier traps may, for example, reduce the effects of parasitic surface conduction (PSC).


Find Patent Forward Citations

Loading…