The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Jan. 26, 2021

Filed:

Apr. 30, 2019
Applicant:

International Business Machines Corporation, Armonk, NY (US);

Inventors:

Romain Lallement, Troy, NY (US);

Indira Seshadri, Niskayuna, NY (US);

Ruqiang Bao, Niskayuna, NY (US);

Attorneys:
Primary Examiner:
Int. Cl.
CPC ...
H01L 21/70 (2006.01); H01L 21/8234 (2006.01); H01L 21/28 (2006.01); H01L 21/02 (2006.01); H01L 29/06 (2006.01); H01L 27/092 (2006.01);
U.S. Cl.
CPC ...
H01L 21/823468 (2013.01); H01L 21/02587 (2013.01); H01L 21/28123 (2013.01); H01L 27/0924 (2013.01); H01L 29/0653 (2013.01); H01L 29/0665 (2013.01);
Abstract

Gate metal is removed from a region containing transistors such as nanosheet transistors or vertical transport field-effect transistors using techniques that control the undercutting of gate metal in an adjoining region. A dielectric spacer layer is deposited on the transistors. A first etch causes the removal of gate metal over the boundary between the regions with limited undercutting of gate metal beneath the dielectric spacer layer. A subsequent etch removes the gate metal from the transistors in one region while the gate metal in the adjoining region is protected by a buffer layer. Gate dielectric material may also be removed over the boundary between regions.


Find Patent Forward Citations

Loading…