The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Oct. 13, 2020

Filed:

Apr. 18, 2019
Applicant:

Stmicroelectronics International N.v., Plan-les-Ouates, Geneva, CH;

Inventors:

Venkata Narayanan Srinivasan, Greater Noida, IN;

Shiv Kumar Vats, Greater Noida, IN;

Himanshu, Greater Noida, IN;

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
G01R 31/3185 (2006.01); G01R 31/3183 (2006.01); G01R 31/3187 (2006.01);
U.S. Cl.
CPC ...
G01R 31/318552 (2013.01); G01R 31/3187 (2013.01); G01R 31/318307 (2013.01); G01R 31/318536 (2013.01); G01R 31/318547 (2013.01);
Abstract

A test circuit includes a BIST clock generator and a functional clock generator. A first multiplexer selectively passes the BIST clock or the functional clock as a selected clock in response to a clock selection signal. BIST logic operates based upon the BIST clock. Functional logic operating based upon the functional clock signal. A memory operates based upon the selected clock. When the test circuit is operating in BIST mode, a clock selection circuit receives and passes a BIST signal as the clock selection signal. When the test circuit is operating in a shift phase of a scan test mode, it generates the clock selection signal as asserted, and when the test circuit is operating in the capture phase of the scan test mode, it generates the clock signal as equal to a last bit received from a scan chain.


Find Patent Forward Citations

Loading…