The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Jul. 21, 2020

Filed:

May. 11, 2018
Applicants:

Imec Vzw, Leuven, BE;

Vrije Universiteit Brussel, Brussels, BE;

Inventors:

Julien Ryckaert, Schaerbeek, BE;

Naoto Horiguchi, Leuven, BE;

Dan Mocuta, Herent, BE;

Trong Huynh Bao, Leuven, BE;

Assignees:

IMEC vzw, Leuven, BE;

Vrije Universiteit Brussel, Brussels, BE;

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
H01L 21/8234 (2006.01); H01L 21/8238 (2006.01); H01L 21/285 (2006.01); H01L 21/306 (2006.01); H01L 29/78 (2006.01); H01L 21/762 (2006.01); H01L 23/528 (2006.01); H01L 27/11 (2006.01); H01L 27/092 (2006.01); H01L 29/06 (2006.01); H01L 29/45 (2006.01); H01L 21/308 (2006.01); H01L 29/66 (2006.01); H01L 29/786 (2006.01);
U.S. Cl.
CPC ...
H01L 21/823885 (2013.01); H01L 21/28518 (2013.01); H01L 21/308 (2013.01); H01L 21/30604 (2013.01); H01L 21/76205 (2013.01); H01L 21/823814 (2013.01); H01L 21/823871 (2013.01); H01L 21/823878 (2013.01); H01L 23/528 (2013.01); H01L 27/092 (2013.01); H01L 27/1104 (2013.01); H01L 29/0653 (2013.01); H01L 29/45 (2013.01); H01L 29/66666 (2013.01); H01L 29/785 (2013.01); H01L 29/7827 (2013.01); H01L 29/78642 (2013.01);
Abstract

The disclosed technology generally relates to semiconductor fabrication and more particularly to forming vertical transistor devices. In an aspect, a method of forming a vertical transistor device includes forming, on a substrate, a fin comprising a stack including a first layer, a second layer formed above the first layer and a third layer formed above the second layer. The method additionally includes forming a gate layer serving as an etch mask above the third layer. The method further includes etching the second and third layers of the fin using the gate layer as the etch mask to form a pillar. First and third layers of the pillar define a source region and a drain region, respectively, of the vertical transistor device. A second layer of the pillar defines a channel region of the vertical transistor device. The gate layer comprises a gate electrode arranged on at least one sidewall of the second layer.


Find Patent Forward Citations

Loading…