The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Jul. 14, 2020

Filed:

Oct. 22, 2018
Applicant:

Silicon Storage Technology, Inc., San Jose, CA (US);

Inventors:

Jeng-Wei Yang, Zhubei, TW;

Man-Tang Wu, Hsinchu County, TW;

Chun-Ming Chen, New Taipei, TW;

Chien-Sheng Su, Saratoga, CA (US);

Nhan Do, Saratoga, CA (US);

Assignee:
Attorney:
Primary Examiner:
Int. Cl.
CPC ...
H01L 29/788 (2006.01); H01L 27/11521 (2017.01); H01L 29/49 (2006.01); H01L 27/11529 (2017.01); H01L 27/11546 (2017.01); H01L 27/11524 (2017.01); H01L 27/11534 (2017.01); H01L 21/28 (2006.01);
U.S. Cl.
CPC ...
H01L 29/788 (2013.01); H01L 27/11521 (2013.01); H01L 27/11524 (2013.01); H01L 27/11529 (2013.01); H01L 27/11534 (2013.01); H01L 27/11546 (2013.01); H01L 29/40114 (2019.08); H01L 29/4916 (2013.01); H01L 29/7881 (2013.01);
Abstract

A memory device includes a memory cell, a logic device and a high voltage device formed on the same semiconductor substrate. Portions of the upper surface of the substrate under the memory cell and the high voltage device are recessed relative to the upper surface portion of the substrate under the logic device. The memory cell includes a polysilicon floating gate disposed over a first portion of a channel region of the substrate, a polysilicon word line gate disposed over a second portion of the channel region, a polysilicon erase gate disposed over a source region of the substrate, and a metal control gate disposed over the floating gate and insulated from the floating gate by a composite insulation layer that includes a high-K dielectric. The logic device includes a metal gate disposed over the substrate. The high voltage device includes a polysilicon gate disposed over the substrate.


Find Patent Forward Citations

Loading…