The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Jul. 07, 2020

Filed:

Sep. 29, 2017
Applicant:

Sandisk Technologies Llc, Plano, TX (US);

Inventors:

Seje Takaki, Yokkaichi, JP;

Jongsun Sel, Los Gatos, CA (US);

Hisakazu Otoi, Yokkaichi, JP;

Chao Feng Yeh, Yokkaichi, JP;

Assignee:

SANDISK TECHNOLOGIES LLC, Addison, TX (US);

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
H01L 29/788 (2006.01); H01L 29/417 (2006.01); H01L 27/02 (2006.01); H01L 27/11 (2006.01); H01L 27/24 (2006.01); H01L 45/00 (2006.01); H01L 29/78 (2006.01); H01L 29/66 (2006.01);
U.S. Cl.
CPC ...
H01L 29/41741 (2013.01); H01L 27/0207 (2013.01); H01L 27/1112 (2013.01); H01L 27/249 (2013.01); H01L 27/2454 (2013.01); H01L 29/66666 (2013.01); H01L 29/7827 (2013.01); H01L 45/06 (2013.01); H01L 45/08 (2013.01); H01L 45/1233 (2013.01); H01L 45/146 (2013.01); H01L 45/16 (2013.01); H01L 2221/00 (2013.01); H01L 2227/00 (2013.01); H01L 2229/00 (2013.01);
Abstract

A stack including doped semiconductor strips, a one-dimensional array of gate electrode strips, and a dielectric matrix layer is formed over a substrate. A two-dimensional array of openings is formed through the dielectric matrix layer and the one-dimensional array of gate electrode strips. A two-dimensional array of tubular gate electrode portions is formed in the two-dimensional array of openings. Each of the tubular gate electrode portions is formed directly on a respective one of the gate electrode strips. Gate dielectrics are formed on inner sidewalls of the tubular gate electrode portions. Vertical semiconductor channels are formed within each of the gate dielectrics by deposition of a semiconductor material. A two-dimensional array of vertical field effect transistors including surrounding gate electrodes is formed.


Find Patent Forward Citations

Loading…