The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Apr. 07, 2020

Filed:

Jun. 27, 2018
Applicant:

Intel Corporation, Santa Clara, CA (US);

Inventors:

Nasser Kurd, Portland, OR (US);

Daniel Ragland, Sherwood, OR (US);

Ameya Ambardekar, Hillsboro, OR (US);

John Fallin, Beaverton, OR (US);

Praveen Mosalikanti, Portland, OR (US);

Vaughn J. Grossnickle, Beaverton, OR (US);

Assignee:

Intel Corporation, Santa Clara, CA (US);

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
G09G 5/00 (2006.01); G06F 1/26 (2006.01); G06F 1/04 (2006.01); H03L 7/08 (2006.01);
U.S. Cl.
CPC ...
G09G 5/008 (2013.01); G06F 1/04 (2013.01); G06F 1/26 (2013.01); H03L 7/08 (2013.01);
Abstract

Techniques and mechanisms for an integrated circuit (IC) chip to generate a clock signal for use by one or more resources of the IC chip. In an embodiment, a clock signal is generated with phase-locked loop (PLL) circuitry of an IC chip based on a cyclical signal which is provided to the IC chip by an external source. A supply voltage provided to the PLL circuitry is automatically updated based on one of a requested frequency for the clock signal, a frequency of the received cyclical signal, or a voltage of a control signal used by a voltage controlled oscillator of the PLL circuitry. In another embodiment, a series of incremental changes to a frequency of the clock signal is automatically performed according to a predefined overclocking scheme or underclocking scheme.


Find Patent Forward Citations

Loading…