The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Oct. 22, 2019

Filed:

Nov. 08, 2016
Applicant:

Intel Corporation, Santa Clara, CA (US);

Inventors:

Deepak V. Kulkarni, Chandler, AZ (US);

Russell K. Mortensen, Chandler, AZ (US);

John S. Guzek, Chandler, AZ (US);

Assignee:

INTEL CORPORATION, Santa Clara, CA (US);

Attorney:
Primary Examiner:
Assistant Examiner:
Int. Cl.
CPC ...
H01L 23/538 (2006.01); H01L 21/50 (2006.01); H01L 23/498 (2006.01); H01L 23/00 (2006.01); H01L 21/48 (2006.01); H01L 21/768 (2006.01); H01L 23/48 (2006.01); H01L 23/485 (2006.01); H01L 25/065 (2006.01); H01L 25/16 (2006.01); H01L 25/00 (2006.01); H01L 49/02 (2006.01);
U.S. Cl.
CPC ...
H01L 23/5389 (2013.01); H01L 21/4857 (2013.01); H01L 21/50 (2013.01); H01L 21/76898 (2013.01); H01L 23/481 (2013.01); H01L 23/485 (2013.01); H01L 23/49816 (2013.01); H01L 23/49822 (2013.01); H01L 23/49827 (2013.01); H01L 23/5383 (2013.01); H01L 23/5386 (2013.01); H01L 24/19 (2013.01); H01L 25/0657 (2013.01); H01L 25/16 (2013.01); H01L 25/50 (2013.01); H01L 28/40 (2013.01); H01L 2224/0401 (2013.01); H01L 2224/04105 (2013.01); H01L 2224/16145 (2013.01); H01L 2224/16146 (2013.01); H01L 2224/73209 (2013.01); H01L 2224/73259 (2013.01); H01L 2224/81005 (2013.01); H01L 2224/92133 (2013.01); H01L 2224/92224 (2013.01); H01L 2225/06541 (2013.01); H01L 2225/06548 (2013.01); H01L 2924/07811 (2013.01); H01L 2924/12042 (2013.01); H01L 2924/18161 (2013.01); H01L 2924/18162 (2013.01); H01L 2924/19041 (2013.01); H01L 2924/19104 (2013.01); H01L 2924/19105 (2013.01);
Abstract

Embodiments of the present disclosure are directed towards package assemblies, as well as methods for forming package assemblies and systems incorporating package assemblies. A package assembly may include a substrate including a plurality of build-up layers, such as bumpless build-up layer (BBUL). In various embodiments, electrical routing features may be disposed on an outer surface of the substrate. In various embodiments, a primary logic die and a second die or capacitor may be embedded in the plurality of build-up layers. In various embodiments, an electrical path may be defined in the plurality of build-up layers to route electrical power or a ground signal between the second die or capacitor and the electrical routing features, bypassing the primary logic die.


Find Patent Forward Citations

Loading…