The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Aug. 27, 2019

Filed:

Aug. 14, 2018
Applicant:

Intel Corporation, Santa Clara, CA (US);

Inventors:

Tahir Ghani, Portland, OR (US);

Salman Latif, Sunnyvale, CA (US);

Chanaka D. Munasinghe, Hillsboro, OR (US);

Assignee:

Intel Corporation, Santa Clara, CA (US);

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
H01L 29/08 (2006.01); H01L 29/66 (2006.01); H01L 21/225 (2006.01); H01L 21/265 (2006.01); H01L 27/088 (2006.01); H01L 27/092 (2006.01); H01L 21/3105 (2006.01); H01L 21/8234 (2006.01); H01L 21/8238 (2006.01);
U.S. Cl.
CPC ...
H01L 27/0924 (2013.01); H01L 21/2255 (2013.01); H01L 21/26513 (2013.01); H01L 21/31051 (2013.01); H01L 21/823431 (2013.01); H01L 21/823814 (2013.01); H01L 21/823821 (2013.01); H01L 27/0886 (2013.01); H01L 29/0847 (2013.01); H01L 29/66803 (2013.01);
Abstract

Non-planar semiconductor devices having doped sub-fin regions and methods of fabricating non-planar semiconductor devices having doped sub-fin regions are described. For example, a method of fabricating a semiconductor structure involves forming a plurality of semiconductor fins above a semiconductor substrate. A solid state dopant source layer is formed above the semiconductor substrate, conformal with the plurality of semiconductor fins. A dielectric layer is formed above the solid state dopant source layer. The dielectric layer and the solid state dopant source layer are recessed to approximately a same level below a top surface of the plurality of semiconductor fins, exposing protruding portions of each of the plurality of semiconductor fins above sub-fin regions of each of the plurality of semiconductor fins. The method also involves driving dopants from the solid state dopant source layer into the sub-fin regions of each of the plurality of semiconductor fins.


Find Patent Forward Citations

Loading…