The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Aug. 13, 2019

Filed:

Jun. 25, 2018
Applicant:

Sandisk Technologies Llc, Addison, TX (US);

Inventors:

Xiang Yang, Santa Clara, CA (US);

Kun-Huan Shih, San Jose, CA (US);

Matthias Baenninger, Redmond, WA (US);

Huai-Yuan Tseng, San Ramon, CA (US);

Dengtao Zhao, Los Gatos, CA (US);

Deepanshu Dutta, Fremont, CA (US);

Assignee:

SanDisk Technologies LLC, Addison, TX (US);

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
G11C 11/34 (2006.01); G11C 16/14 (2006.01); G11C 16/24 (2006.01); G11C 16/30 (2006.01); G11C 16/08 (2006.01); G11C 16/34 (2006.01); H01L 27/1157 (2017.01); G11C 16/04 (2006.01); H01L 27/11524 (2017.01);
U.S. Cl.
CPC ...
G11C 16/14 (2013.01); G11C 16/08 (2013.01); G11C 16/24 (2013.01); G11C 16/30 (2013.01); G11C 16/3427 (2013.01); G11C 16/0483 (2013.01); G11C 16/3445 (2013.01); G11C 16/3459 (2013.01); H01L 27/1157 (2013.01); H01L 27/11524 (2013.01);
Abstract

A memory device and associated techniques avoid a disturb of a select gate transistor during an erase operation for memory cells in a string. During the erase operation, a channel potential gradient near the select gate transistors is reduced when the voltages of the bit line and the substrate are suitably controlled. In one approach, the voltage of the substrate at a source end of the memory string is increased to an intermediate level first before being increased to the erase voltage threshold level while the voltage of the bit line is held at a reference voltage level to delay floating the voltage of the bit line. Another approach builds off the first approach by temporarily decreasing the voltage of the bit line to a negative level before letting the voltage of the bit line to float at the same time as the voltage of the substrate is increased to the erase voltage threshold level.


Find Patent Forward Citations

Loading…