The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Apr. 09, 2019

Filed:

Jun. 07, 2016
Applicant:

Sandisk Technologies Llc, Plano, TX (US);

Inventors:

Zhenyu Lu, Milpitas, CA (US);

Jixin Yu, Milpitas, CA (US);

Johann Alsmeier, San Jose, CA (US);

Fumiaki Toyama, Cupertino, CA (US);

Yuki Mizutani, San Jose, CA (US);

Hiroyuki Ogawa, Yokkaichi, JP;

Chun Ge, Milpitas, CA (US);

Daxin Mao, Cupertino, CA (US);

Yanli Zhang, San Jose, CA (US);

Alexander Chu, Milpitas, CA (US);

Yan Li, Milpitas, CA (US);

Assignee:

SANDISK TECHNOLOGIES LLC, Addison, TX (US);

Attorney:
Primary Examiner:
Assistant Examiner:
Int. Cl.
CPC ...
H01L 27/11582 (2017.01); H01L 21/48 (2006.01); H01L 23/498 (2006.01); H01L 29/66 (2006.01); H01L 29/792 (2006.01); H01L 27/1157 (2017.01); H01L 27/11573 (2017.01); H01L 27/11575 (2017.01);
U.S. Cl.
CPC ...
H01L 27/11582 (2013.01); H01L 21/486 (2013.01); H01L 21/4846 (2013.01); H01L 21/4853 (2013.01); H01L 23/498 (2013.01); H01L 23/49827 (2013.01); H01L 23/49844 (2013.01); H01L 27/1157 (2013.01); H01L 27/11573 (2013.01); H01L 27/11575 (2013.01); H01L 29/66833 (2013.01); H01L 29/7926 (2013.01);
Abstract

Lower level metal interconnect structures are formed over a substrate with semiconductor devices thereupon. A semiconductor material layer and an alternating stack of spacer dielectric layers and insulating layers is formed over the lower level metal interconnect structures. An array of memory stack structures is formed through the alternating stack. Trenches are formed through the alternating stack such that a staircase region is located farther away from a threshold lateral distance from the trenches, while neighboring staircase regions are formed within the threshold lateral distance from the trenches. Portions of the spacer dielectric layers proximal to the trenches are replaced with electrically conductive layers, while a remaining portion of the alternating stack is present in the staircase region. At least one through-memory-level via structure can be formed through the remaining portions of the spacer dielectric layers and the insulating layers to provide a vertically conductive path through a memory-level assembly.


Find Patent Forward Citations

Loading…