The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Mar. 05, 2019

Filed:

Apr. 20, 2018
Applicant:

Xilinx, Inc., San Jose, CA (US);

Inventors:

Zhaoyin D. Wu, San Jose, CA (US);

Geoffrey Zhang, San Jose, CA (US);

Parag Upadhyaya, Los Gatos, CA (US);

Kun-Yung Chang, Los Altos Hills, CA (US);

Assignee:

XILINX, INC., San Jose, CA (US);

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
H03L 7/08 (2006.01); H04L 7/00 (2006.01); H04L 1/00 (2006.01); H03L 7/197 (2006.01); H03L 7/099 (2006.01); H04L 7/033 (2006.01);
U.S. Cl.
CPC ...
H03L 7/0807 (2013.01); H03L 7/0998 (2013.01); H03L 7/1974 (2013.01); H04L 1/00 (2013.01); H04L 7/0025 (2013.01); H04L 7/0331 (2013.01);
Abstract

An example clock and data recovery (CDR) circuit includes a phase interpolator, a fractional-N phase locked loop (PLL) configured to supply a clock signal to the phase interpolator, and a phase detector configured to generate a phase detect result signal in response to phase detection of data samples and crossing samples of a received signal, the data samples and the crossing samples being generated based on a data phase and a crossing phase, respectively, or a sampling clock supplied by a phase interpolator. The CDR circuit further includes a digital loop filter configured to generate a phase interpolator code for controlling the phase interpolator, the digital loop filter including a phase path and a frequency path. The CDR circuit further includes a control circuit configured to control the digital loop filter to disconnect the frequency path from the phase path and to connect the frequency path to a control input of the fractional-N PLL.


Find Patent Forward Citations

Loading…