The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Dec. 25, 2018

Filed:

Oct. 23, 2017
Applicant:

Taiwan Semiconductor Manufacturing Company, Ltd., Hsinchu, TW;

Inventors:

Ming-Jhih Kuo, Hsinchu County, TW;

Yu-Hsien Lin, Hsinchu, TW;

Hung-Chang Hsieh, Hsinchu, TW;

Jhun Hua Chen, Changhua County, TW;

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
H01L 21/8234 (2006.01); H01L 21/768 (2006.01); H01L 29/66 (2006.01); H01L 27/088 (2006.01); H01L 29/165 (2006.01); H01L 29/51 (2006.01);
U.S. Cl.
CPC ...
H01L 21/823475 (2013.01); H01L 21/76829 (2013.01); H01L 21/76895 (2013.01); H01L 21/76897 (2013.01); H01L 21/823468 (2013.01); H01L 29/6656 (2013.01); H01L 29/66636 (2013.01); H01L 27/088 (2013.01); H01L 29/165 (2013.01); H01L 29/517 (2013.01);
Abstract

Methods for fabricating semiconductor devices are disclosed. An exemplary method includes forming first spacers along sidewalls of a gate structure that is disposed over a substrate and between source/drain features. A first dielectric layer is formed over the substrate and recessed to expose upper portions of the first spacers. A spacer layer is then formed over the upper portions of the first spacers. A second dielectric layer is formed over the spacer layer, and a patterned masking layer is formed over the second dielectric layer. The second dielectric layer, the spacer layer, and the first dielectric layer are patterned. For example, exposed portions of the second dielectric layer, the spacer layer (forming second spacers disposed along the upper portions of the first spacers), and the first dielectric layer are etched to form a trench exposing the gate structure and the source/drain features. The trench is filled with a conductive material.


Find Patent Forward Citations

Loading…