The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Nov. 20, 2018

Filed:

Jun. 12, 2015
Applicant:

Intel Corporation, Santa Clara, CA (US);

Inventors:

Han Wui Then, Portland, OR (US);

Sansaptak Dasgupta, Santa Clara, CA (US);

Gerhard Schrom, Hillsboro, OR (US);

Valluri R. Rao, Saratoga, CA (US);

Robert S. Chau, Beaverton, OR (US);

Assignee:

Intel Corporation, Santa Clara, CA (US);

Attorney:
Primary Examiner:
Assistant Examiner:
Int. Cl.
CPC ...
H01L 29/00 (2006.01); H01L 27/06 (2006.01); H01L 29/94 (2006.01); H01L 29/04 (2006.01); H01L 29/778 (2006.01); H01L 29/10 (2006.01); H01L 29/205 (2006.01); H01L 29/20 (2006.01); H01L 29/66 (2006.01); H01L 29/06 (2006.01); H01L 21/8252 (2006.01); H01L 21/8258 (2006.01);
U.S. Cl.
CPC ...
H01L 27/0629 (2013.01); H01L 21/8252 (2013.01); H01L 21/8258 (2013.01); H01L 27/0605 (2013.01); H01L 29/04 (2013.01); H01L 29/0657 (2013.01); H01L 29/1095 (2013.01); H01L 29/2003 (2013.01); H01L 29/205 (2013.01); H01L 29/66181 (2013.01); H01L 29/7787 (2013.01); H01L 29/94 (2013.01); H01L 29/945 (2013.01); H01L 29/045 (2013.01);
Abstract

III-N high voltage MOS capacitors and System on Chip (SoC) solutions integrating at least one III-N MOS capacitor capable of high breakdown voltages (BV) to implement high voltage and/or high power circuits. Breakdown voltages over 4V may be achieved avoiding any need to series couple capacitors in an RFIC and/or PMIC. In embodiments, depletion mode III-N capacitors including a GaN layer in which a two dimensional electron gas (2DEG) is formed at threshold voltages below 0V are monolithically integrated with group IV transistor architectures, such as planar and non-planar silicon CMOS transistor technologies. In embodiments, silicon substrates are etched to provide a (111) epitaxial growth surface over which a GaN layer and III-N barrier layer are formed. In embodiments, a high-K dielectric layer is deposited, and capacitor terminal contacts are made to the 2DEG and over the dielectric layer.


Find Patent Forward Citations

Loading…