The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Apr. 03, 2018

Filed:

Oct. 30, 2014
Applicant:

Sandisk Technologies Llc, Plano, TX (US);

Inventors:

Sagar Magia, Milpitas, CA (US);

Jagdish Sabde, Fremont, CA (US);

Jayavel Pachamuthu, San Jose, CA (US);

Assignee:

SANDISK TECHNOLOGIES LLC, Plano, TX (US);

Attorney:
Primary Examiner:
Assistant Examiner:
Int. Cl.
CPC ...
G11C 29/00 (2006.01); G11C 29/52 (2006.01); G06F 3/06 (2006.01); G11C 16/34 (2006.01); G11C 29/06 (2006.01); G11C 29/42 (2006.01); G11C 29/50 (2006.01); G11C 29/04 (2006.01);
U.S. Cl.
CPC ...
G11C 29/52 (2013.01); G06F 3/0619 (2013.01); G06F 3/0652 (2013.01); G06F 3/0679 (2013.01); G11C 16/349 (2013.01); G11C 29/06 (2013.01); G11C 29/42 (2013.01); G11C 29/50004 (2013.01); G11C 2029/0409 (2013.01);
Abstract

Techniques are presented for using erase stress and variations in the loop count (number of cycles) for various fail modes in non-volatile memories, including erase disturb and shallow erase. For detection of shallow erase, cells are programmed and then erased, where the variation (delta) in the number of erase loop counts can be used to determine defective blocks. To determine blocks prone to erase disturb, an erase stress is applied to unselected blocks, after which they are programmed: after then erasing one block, the next block can then be read to determine whether it has suffered erase disturb.


Find Patent Forward Citations

Loading…