The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.
The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.
Patent No.:
Date of Patent:
Jan. 16, 2018
Filed:
Mar. 03, 2015
Applicant:
United Microelectronics Corp., Hsinchu, TW;
Inventors:
Tong-Yu Chen, Hsinchu, TW;
Chih-Jung Wang, Hsinchu, TW;
Assignee:
UNITED MICROELECTRONICS CORP., Hsinchu, TW;
Attorney:
Primary Examiner:
Int. Cl.
CPC ...
H01L 21/28 (2006.01); H01L 29/66 (2006.01); H01L 29/78 (2006.01); H01L 29/423 (2006.01); H01L 29/792 (2006.01); H01L 21/311 (2006.01);
U.S. Cl.
CPC ...
H01L 29/66833 (2013.01); H01L 21/28282 (2013.01); H01L 21/31111 (2013.01); H01L 21/31144 (2013.01); H01L 29/42344 (2013.01); H01L 29/66795 (2013.01); H01L 29/785 (2013.01); H01L 29/792 (2013.01);
Abstract
A field effect transistor (FET) and a manufacturing method thereof are provided. The FET includes a substrate, a fin bump, an insulating layer, a charge trapping structure and a gate structure. The fin bump is disposed on the substrate. The insulating layer is disposed on the substrate and located at two sides of the fin bump. The charge trapping structure is disposed on the insulating layer and located at least one side of the fin bump. A cross-section of the charge trapping structure is L-shaped. The gate structure covers the fin bump and the charge trapping structure.