The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Oct. 24, 2017

Filed:

Jun. 29, 2016
Applicant:

Qualcomm Incorporated, San Diego, CA (US);

Inventors:

Wilson Chen, San Diego, CA (US);

Chiew-Guan Tan, San Diego, CA (US);

Reza Jalilizeinali, San Marcos, CA (US);

Assignee:

QUALCOMM Incorporated, San Diego, CA (US);

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
H03K 5/00 (2006.01); H03K 3/012 (2006.01); H03K 17/22 (2006.01); H03K 3/037 (2006.01); H03K 5/19 (2006.01);
U.S. Cl.
CPC ...
H03K 3/012 (2013.01); H03K 3/0375 (2013.01); H03K 5/19 (2013.01); H03K 17/223 (2013.01);
Abstract

A latch-based power-on checker (POC) circuit for mitigating potential problems arising from an improper power-up sequence between different power domains (e.g., core and input/output (I/O)) on a system-on-chip (SoC) integrated circuit (IC). In one example, the core power domain having a first voltage (CX) should power up before the I/O power domain having a second voltage (PX), where PX>CX. If PX ramps up before CX, the POC circuit produces a signal indicating an improper power-up sequence, which causes the I/O pads to be placed in a known state. After CX subsequently ramps up, the POC circuit returns to a passive (LOW) state. If CX should subsequently collapse while PX is still up, the POC circuit remains LOW until PX also collapses.


Find Patent Forward Citations

Loading…