The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Aug. 15, 2017

Filed:

Oct. 03, 2015
Applicant:

International Business Machines Corporation, Armonk, NY (US);

Inventors:

John E. Barth, Jr., Williston, VT (US);

Kangguo Cheng, Schenectady, NY (US);

Herbert L. Ho, New Windsor, NY (US);

Ali Khakifirooz, Los Altos, CA (US);

Ravikumar Ramachandran, Pleasantville, NY (US);

Kern Rim, San Diego, CA (US);

Reinaldo A. Vega, Wappingers Falls, NY (US);

Attorneys:
Primary Examiner:
Assistant Examiner:
Int. Cl.
CPC ...
H01L 27/108 (2006.01); H01L 29/66 (2006.01); H01L 21/311 (2006.01); H01L 29/417 (2006.01); H01L 21/02 (2006.01); H01L 29/78 (2006.01);
U.S. Cl.
CPC ...
H01L 27/10867 (2013.01); H01L 27/1087 (2013.01); H01L 27/10826 (2013.01); H01L 27/10829 (2013.01); H01L 27/10879 (2013.01); H01L 29/41783 (2013.01); H01L 29/41791 (2013.01); H01L 29/6653 (2013.01); H01L 29/6656 (2013.01); H01L 29/66181 (2013.01); H01L 29/785 (2013.01);
Abstract

After formation of trench capacitors and source and drain regions and gate structures for access transistors, a dielectric spacer is formed on a first sidewall of each source region, while a second sidewall of each source region and sidewalls of drain regions are physically exposed. Each dielectric spacer can be employed as an etch mask during removal of trench top dielectric portions to form strap cavities for forming strap structures. Optionally, selective deposition of a semiconductor material can be performed to form raised source and drain regions. In this case, the raised source regions grow only from the first sidewalls and do not grow from the second sidewalls. The raised source regions can be employed as a part of an etch mask during formation of the strap cavities. The strap structures are formed as self-aligned structures that are electrically isolated from adjacent access transistors by the dielectric spacers.


Find Patent Forward Citations

Loading…