The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Jun. 27, 2017

Filed:

Dec. 15, 2014
Applicant:

Texas Instruments Incorporated, Dallas, TX (US);

Inventors:

Bhaskar Srinivasan, Allen, TX (US);

Khanh Quang Le, Garland, TX (US);

Collin White, Richardson, TX (US);

Sopa Chevacharoenkul, Richardson, TX (US);

Ashley Norris, Bells, TX (US);

Bernard John Fischer, Richardson, TX (US);

Assignee:
Attorneys:
Primary Examiner:
Int. Cl.
CPC ...
H01L 27/02 (2006.01); H01L 21/763 (2006.01); H01L 29/06 (2006.01);
U.S. Cl.
CPC ...
H01L 27/0248 (2013.01); H01L 21/763 (2013.01); H01L 29/0649 (2013.01);
Abstract

A method of fabricating an integrated circuit (IC) includes etching a trench in a semiconductor substrate having an aspect ratio (AR) ≧5 and a trench depth ≧10 μm. A dielectric liner is formed along the walls of the trench to form a dielectric lined trench. In-situ doped polysilicon is deposited into the trench to form a dielectric lined polysilicon filled trench having a doped polysilicon filler therein. The doped polysilicon filler after completion of fabricating the IC is essentially polysilicon void-free and has a 25° C. sheet resistance ≦100 ohms/sq. The method can include etching an opening at a bottom of the dielectric liner before depositing the polysilicon to provide ohmic contact to the semiconductor substrate.


Find Patent Forward Citations

Loading…