The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
May. 30, 2017

Filed:

Dec. 15, 2015
Applicant:

Globalfoundries Inc., Grand Cayman, KY;

Inventors:

Xiang Hu, Clifton Park, NY (US);

Yuping Ren, Clifton Park, NY (US);

Duohui Bei, Clifton Park, NY (US);

Sipeng Gu, Clifton Park, NY (US);

Huang Liu, Mechanicville, NY (US);

Assignee:

GLOBALFOUNDRIES Inc., Grand Cayman, KY;

Attorneys:
Primary Examiner:
Int. Cl.
CPC ...
H01L 21/768 (2006.01); H01L 21/033 (2006.01); H01L 23/538 (2006.01); H01L 21/311 (2006.01); H01L 21/02 (2006.01); H01L 21/308 (2006.01); H01L 23/522 (2006.01);
U.S. Cl.
CPC ...
H01L 21/76816 (2013.01); H01L 21/02063 (2013.01); H01L 21/0332 (2013.01); H01L 21/0337 (2013.01); H01L 21/0338 (2013.01); H01L 21/3088 (2013.01); H01L 21/31144 (2013.01); H01L 21/7681 (2013.01); H01L 21/76802 (2013.01); H01L 21/76805 (2013.01); H01L 21/76807 (2013.01); H01L 21/76811 (2013.01); H01L 21/76813 (2013.01); H01L 21/76831 (2013.01); H01L 23/5384 (2013.01); H01L 23/5226 (2013.01); H01L 2924/0002 (2013.01);
Abstract

Methods are provided for dimension-controlled via formation over a circuit structure, including over multiple adjacent conductive structures. The method(s) includes, for instance, providing a patterned multi-layer stack structure above the circuit structure, the stack structure including at least one layer, and a pattern transfer layer above the at least one layer, the pattern transfer layer being patterned with at least one via opening; providing a sidewall spacer layer within the at least one via opening to form at least one dimension-controlled via opening; and etching through the at least one layer of the stack structure using the at least one dimension-controlled via opening to facilitate providing the via(s) over the circuit structure. In one implementation, the stack structure includes a trench-opening within a patterned hard mask layer disposed between a dielectric layer and a planarization layer, and the via(s) is partially self-aligned to the trench.


Find Patent Forward Citations

Loading…