The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
May. 09, 2017

Filed:

Nov. 04, 2015
Applicant:

Unisantis Electronics Singapore Pte. Ltd., Singapore, SG;

Inventors:

Fujio Masuoka, Tokyo, JP;

Masamichi Asano, Tokyo, JP;

Attorneys:
Primary Examiner:
Int. Cl.
CPC ...
H01L 27/118 (2006.01); H01L 27/092 (2006.01); H01L 29/66 (2006.01); H01L 29/78 (2006.01); H01L 29/786 (2006.01); H01L 21/8238 (2006.01); H01L 27/12 (2006.01); H01L 29/423 (2006.01);
U.S. Cl.
CPC ...
H01L 27/11807 (2013.01); H01L 21/823885 (2013.01); H01L 27/092 (2013.01); H01L 27/1203 (2013.01); H01L 29/66666 (2013.01); H01L 29/7827 (2013.01); H01L 29/7841 (2013.01); H01L 29/78642 (2013.01); H01L 29/42392 (2013.01); H01L 2027/11866 (2013.01); H01L 2027/11881 (2013.01);
Abstract

A semiconductor device employs surrounding gate transistors (SGTs) which are vertical transistors to constitute a CMOS NOR circuit. The NOR circuit is formed by using a plurality of MOS transistors arranged in m rows and n columns. The MOS transistors constituting the NOR circuit are formed on a planar silicon layer disposed on a substrate, and each have a structure in which a drain, a gate, and a source are arranged in a vertical direction, the gate surrounding a silicon pillar. The planar silicon layer includes a first active region having a first conductivity type and a second active region having a second conductivity type. The first active region and the second active region are connected to one another via a silicon layer formed on a surface of the planar silicon layer. This provides for a semiconductor device that constitutes a NOR circuit.


Find Patent Forward Citations

Loading…