The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Jan. 31, 2017

Filed:

Sep. 15, 2008
Applicants:

Neville Carvalho, Campbell, CA (US);

Allan Thomas Davidson, San Jose, CA (US);

Andy Turudic, Hillsboro, OR (US);

Bruce B. Pedersen, Sunnyvale, CA (US);

David W. Mendel, Sunnyvale, CA (US);

Kalyan Kankipati, San Jose, CA (US);

Michael Menghui Zheng, Fremont, CA (US);

Sergey Shumarayev, Los Altos Hills, CA (US);

Seungmyon Park, Sunnyvale, CA (US);

Tim Tri Hoang, San Jose, CA (US);

Kumara Tharmalingam, San Jose, CA (US);

Inventors:

Neville Carvalho, Campbell, CA (US);

Allan Thomas Davidson, San Jose, CA (US);

Andy Turudic, Hillsboro, OR (US);

Bruce B. Pedersen, Sunnyvale, CA (US);

David W. Mendel, Sunnyvale, CA (US);

Kalyan Kankipati, San Jose, CA (US);

Michael Menghui Zheng, Fremont, CA (US);

Sergey Shumarayev, Los Altos Hills, CA (US);

Seungmyon Park, Sunnyvale, CA (US);

Tim Tri Hoang, San Jose, CA (US);

Kumara Tharmalingam, San Jose, CA (US);

Assignee:

Altera Corporation, San Jose, CA (US);

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
H04L 7/00 (2006.01); H04B 1/38 (2015.01); H04L 25/14 (2006.01);
U.S. Cl.
CPC ...
H04L 25/14 (2013.01);
Abstract

A transceiver system with reduced latency uncertainty is described. In one implementation, the transceiver system has a word aligner latency uncertainty of zero. In another implementation, the transceiver system has a receiver-to-transmitter transfer latency uncertainty of zero. In yet another implementation, the transceiver system has a word aligner latency uncertainty of zero and a receiver-to-transmitter transfer latency uncertainty of zero. In one specific implementation, the receiver-to-transmitter transfer latency uncertainty is eliminated by using the transmitter parallel clock as a feedback signal in the transmitter phase locked loop (PLL). In one implementation, this is achieved by optionally making the transmitter divider, which generates the transmitter parallel clock, part of the feedback path of the transmitter PLL. In one implementation, the word aligner latency uncertainty is eliminated by using a bit slipper to slip bits in such a way so that the total delay due to the word alignment and bit slipping is constant for all phases of the recovered clock. This allows for having a fixed and known latency between the receipt and transmission of bits for all phases of parallelization by the deserializer. In one specific implementation, the total delay due to the bit shifting by the word aligner and the bit slipping by the bit slipper is zero since the bit slipper slips bits so as to compensate for the bit shifting that was performed by the word aligner.


Find Patent Forward Citations

Loading…