The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Jan. 24, 2017

Filed:

Feb. 02, 2011
Applicants:

Mrinal Kanti Das, Durham, NC (US);

Qingchun Zhang, Cary, NC (US);

Sei-hyung Ryu, Farmington Hills, MI (US);

Inventors:

Mrinal Kanti Das, Durham, NC (US);

Qingchun Zhang, Cary, NC (US);

Sei-Hyung Ryu, Farmington Hills, MI (US);

Assignee:

Cree, Inc., Durham, NC (US);

Attorney:
Primary Examiner:
Assistant Examiner:
Int. Cl.
CPC ...
H01L 21/02 (2006.01); H01L 29/02 (2006.01); H01L 29/10 (2006.01); H01L 29/66 (2006.01); H01L 29/78 (2006.01); H01L 21/324 (2006.01); H01L 21/04 (2006.01); H01L 29/16 (2006.01); H01L 29/739 (2006.01); H01L 29/04 (2006.01);
U.S. Cl.
CPC ...
H01L 21/324 (2013.01); H01L 21/046 (2013.01); H01L 21/049 (2013.01); H01L 29/045 (2013.01); H01L 29/1608 (2013.01); H01L 29/66068 (2013.01); H01L 29/7395 (2013.01); H01L 29/7838 (2013.01); Y10S 438/931 (2013.01);
Abstract

Methods of forming a p-channel MOS device in silicon carbide include forming an n-type well in a silicon carbide layer, and implanting p-type dopant ions to form a p-type region in the n-type well at a surface of the silicon carbide layer and at least partially defining a channel region in the n-type well adjacent the p-type region. A threshold adjustment region is formed in the channel region. The implanted ions are annealed in an inert atmosphere at a temperature greater than 1650° C. A gate oxide layer is formed on the channel region, and a gate is formed on the gate oxide layer. A silicon carbide-based transistor includes a silicon carbide layer, an n-type well in the silicon carbide layer, and a p-type region in the n-type well at a surface of the silicon carbide layer and at least partially defining a channel region in the n-type well adjacent the p-type region. A threshold adjustment region is in the channel region and includes p-type dopants at a dopant concentration of about 1×10cmto about 5×10cm. The transistor further includes a gate oxide layer on the channel region, and a gate on the gate oxide layer. The transistor may exhibit a hole mobility in the channel region in excess of 5 cm/V-s at a gate voltage of −25V.


Find Patent Forward Citations

Loading…