The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Jan. 10, 2017

Filed:

Jun. 15, 2012
Applicants:

Derek Beattie, Giffnock, GB;

Rakesh Pandey, Indirapuram Ghaziabad, IN;

Deboleena Sakalley, Indirapuram Ghaziabad, IN;

Inventors:

Derek Beattie, Giffnock, GB;

Rakesh Pandey, Indirapuram Ghaziabad, IN;

Deboleena Sakalley, Indirapuram Ghaziabad, IN;

Assignee:

NXP USA, INC., Austin, TX (US);

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
G06F 13/42 (2006.01); G11C 29/02 (2006.01); G06F 12/02 (2006.01); G11C 11/406 (2006.01); G06F 3/06 (2006.01); G06F 13/16 (2006.01); G06F 1/06 (2006.01);
U.S. Cl.
CPC ...
G06F 13/4234 (2013.01); G06F 12/0246 (2013.01); G11C 29/022 (2013.01); G11C 29/028 (2013.01); G06F 1/06 (2013.01); G06F 3/0629 (2013.01); G06F 13/1689 (2013.01); G06F 2212/7201 (2013.01); G11C 11/40611 (2013.01); G11C 11/40615 (2013.01); G11C 2207/2254 (2013.01); G11C 2211/4061 (2013.01);
Abstract

A memory controller comprises a connection interface connected or connectable to a memory. The memory controller is arranged to read data from the memory via the connection interface. The memory controller further comprises a clock unit arranged to provide a data transfer clock signal having a first frequency. The data transfer clock signal may be provided to the memory via the connection interface. The data transfer clock signal is arranged for clocking a data transfer from the memory to the memory controller via the connection interface as well as an oversampling circuit arranged to sample a calibration data pattern read by the memory controller via the connection interface at a second frequency to provide an over-sampled calibration data pattern. The second frequency is larger than the first frequency. The memory controller is arranged to determine a timing shift of a data transfer from the memory to the memory controller based on the oversampled calibration data pattern.


Find Patent Forward Citations

Loading…