The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Nov. 15, 2016

Filed:

Sep. 10, 2014
Applicant:

Qualcomm Incorporated, San Diego, CA (US);

Inventors:

Ryan Michael Coutts, Carlsbad, CA (US);

Wai Kit Siu, San Diego, CA (US);

Paul Ivan Penzes, Irvine, CA (US);

Assignee:

QUALCOMM Incorporated, San Diego, CA (US);

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
H03K 3/012 (2006.01); H03K 3/037 (2006.01); H03K 17/22 (2006.01); H03K 19/00 (2006.01); G05B 19/045 (2006.01);
U.S. Cl.
CPC ...
H03K 3/012 (2013.01); G05B 19/045 (2013.01); H03K 3/0372 (2013.01); H03K 17/223 (2013.01); H03K 19/0008 (2013.01);
Abstract

Circuits and methods for reducing leakage are provided. In one example, a system includes circuitry to reset a particular logic circuit to a state of reduced leakage. The state of reduced leakage would be known beforehand for the logic circuit. In this example, the logic circuit includes the combinational logic as well as flip flops that output a state to the combinational logic. Some of the flip flops are 'SET' flip flops (assuming a 1 output value when a reset input is asserted) and some of the flip flops are 'RESET' flip flops (assuming a 0 value when a reset input is asserted). The flip flops are chosen as inputs to the combinational logic so that the particular combination of zeros and ones output to the combinational logic puts the logic circuit in a state that is correlated with a desired level of leakage.


Find Patent Forward Citations

Loading…