The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Aug. 23, 2016

Filed:

Aug. 27, 2015
Applicant:

Northrop Grumman Systems Corporation, Falls Church, VA (US);

Inventors:

Jose G. Padilla, South Gate, CA (US);

Philip W. Hon, Hawthorne, CA (US);

Shih-En Shih, Torrance, CA (US);

Roger S. Tsai, Torrance, CA (US);

Xianglin Zeng, Monterey Park, CA (US);

Assignee:

Northrop Grumman Systems Corporation, Falls Church, VA (US);

Attorneys:
Primary Examiner:
Int. Cl.
CPC ...
H01L 21/66 (2006.01); H01L 21/768 (2006.01); H01L 25/065 (2006.01); H01L 25/00 (2006.01); H01L 23/66 (2006.01);
U.S. Cl.
CPC ...
H01L 22/30 (2013.01); H01L 22/22 (2013.01); H01L 22/32 (2013.01); H01L 23/66 (2013.01); H01L 25/0657 (2013.01); H01L 25/50 (2013.01); H01L 2223/6616 (2013.01); H01L 2223/6683 (2013.01); H01L 2225/06555 (2013.01); H01L 2225/06596 (2013.01);
Abstract

A three-dimensional wafer level packaged (WLP) integrated circuit that includes a pair of opposing circuit cells fabricated on separate wafers that have been bonded together to provide vertical circuit redundancy. The integrated circuits on each of the separate wafers are performance tested prior to the wafers being bonded together so as to designate good performing circuits as active circuit cells and poor performing circuits as inactive circuit cells. The inactive circuit cell for a particular pair of integrated circuits is metalized with a short circuiting metal layer to make it inoperable. The WLP integrated circuit implements a yield-enhancing circuit redundancy scheme on spatially uncorrelated wafers that avoids wasting valuable wafer x-y planar area, which provides cost savings as a result of more wafer area being available for distinct circuits on each wafer rather than sacrificed for traditional side-by-side redundant copies of circuits.


Find Patent Forward Citations

Loading…