The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Jun. 28, 2016

Filed:

Nov. 09, 2014
Applicant:

Tower Semiconductor Ltd., Midgal Haemek, IL;

Inventors:

Micha Gutman, Haifa, IL;

Yakov Roizin, Afula, IL;

Allon Parag, Ramat Ishai, IL;

Vladislav Dayan, Nazareth Illit, IL;

Assignee:

Tower Semiconductor Ltd., Migdal Haemek, IL;

Attorney:
Primary Examiner:
Assistant Examiner:
Int. Cl.
CPC ...
H01L 29/423 (2006.01); H01L 29/788 (2006.01); H01L 29/66 (2006.01); H01L 29/04 (2006.01); H01L 27/148 (2006.01); H01L 27/146 (2006.01); H01L 27/115 (2006.01); H01L 21/28 (2006.01); H01L 21/285 (2006.01);
U.S. Cl.
CPC ...
H01L 29/42324 (2013.01); H01L 21/285 (2013.01); H01L 21/28273 (2013.01); H01L 27/11521 (2013.01); H01L 27/148 (2013.01); H01L 27/14643 (2013.01); H01L 29/04 (2013.01); H01L 29/66825 (2013.01); H01L 29/788 (2013.01);
Abstract

A back-end metallization structure for non-volatile memory (NVM) and other semiconductor devices including low-moisture-content oxide cap layers that suppress the creation and migration of mobile hydrogen atoms/ions during back-end processing. The metallization structure includes multiple metallization layers formed over front-end e.g., polysilicon (floating gate) structures and a pre-metal dielectric layer. Each metallization layer includes a patterned metal (e.g., aluminum) structure covered by an interlevel dielectric (ILD) layer (e.g., BPSG, USG or FSG). Each cap layer is formed using a high-density low-moisture content oxide such as silane oxide (i.e., SiOgenerated by way of a silane CVD process) that is deposited over the ILD layer in lower metallization layers to serve as an etch-stop for the subsequently-formed metal layer, and to isolate the ILD material from the plasma environment during aluminum over etch, which significantly reduces the production and migration of hydrogen that diminishes charge storage by the floating gates.


Find Patent Forward Citations

Loading…