The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Apr. 12, 2016

Filed:

Mar. 20, 2015
Applicant:

Gold Standard Simulations Ltd., Glasgow, Scotland, GB;

Inventors:

Asen Asenov, Glasgow, GB;

Gareth Roy, Glasgow, GB;

Assignee:

SemiWise Limited, Glasgow, Scotland, GB;

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
H01L 21/336 (2006.01); H01L 29/66 (2006.01); H01L 29/51 (2006.01); H01L 29/78 (2006.01); H01L 29/10 (2006.01); H01L 21/02 (2006.01); H01L 21/306 (2006.01); H01L 21/3105 (2006.01); H01L 21/311 (2006.01); H01L 21/8234 (2006.01); H01L 29/36 (2006.01);
U.S. Cl.
CPC ...
H01L 29/66651 (2013.01); H01L 21/0262 (2013.01); H01L 21/02164 (2013.01); H01L 21/02631 (2013.01); H01L 21/02636 (2013.01); H01L 21/30604 (2013.01); H01L 21/31053 (2013.01); H01L 21/31111 (2013.01); H01L 21/823437 (2013.01); H01L 29/105 (2013.01); H01L 29/365 (2013.01); H01L 29/517 (2013.01); H01L 29/6656 (2013.01); H01L 29/6659 (2013.01); H01L 29/66545 (2013.01); H01L 29/7833 (2013.01); H01L 29/665 (2013.01);
Abstract

Variation resistant metal-oxide-semiconductor field effect transistors (MOSFETs) are manufactured using a high-K, metal-gate 'channel-last' process. A cavity is formed between spacers formed over a well area having separate drain and source areas, and then a recess into the well area is formed. The active region is formed in the recess, comprising an optional narrow highly doped layer, essentially a buried epitaxial layer, over which a second un-doped or lightly doped layer is formed which is a channel epitaxial layer. The high doping beneath the low doped epitaxial layer can be achieved utilizing low-temperature epitaxial growth with single or multiple delta doping, or slab doping. A high-K dielectric stack is formed over the channel epitaxial layer, over which a metal gate is formed within the cavity boundaries. In one embodiment of the invention a cap of poly-silicon or amorphous silicon is added on top of the metal gate.


Find Patent Forward Citations

Loading…