The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.
The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.
Patent No.:
Date of Patent:
May. 14, 2013
Filed:
Oct. 15, 2010
Hui-huang Chen, Changhua County, TW;
Chih-yuan Chen, Yilan County, TW;
Chun-cheng Chen, Changhua County, TW;
Ching-ching Tsai, Taipei, TW;
Ting-jyun He, Taipei County, TW;
Tai-liang Hsiung, Taipei, TW;
Hui-Huang Chen, Changhua County, TW;
Chih-Yuan Chen, Yilan County, TW;
Chun-Cheng Chen, Changhua County, TW;
Ching-Ching Tsai, Taipei, TW;
Ting-Jyun He, Taipei County, TW;
Tai-Liang Hsiung, Taipei, TW;
Powerchip Technology Corporation, Hsinchu, TW;
Abstract
A vertical capacitor-less DRAM cell is described, including: a source layer having a first conductivity type, a storage layer disposed on the source layer and having a second conductivity type, an active layer disposed on the storage layer and having the first conductivity type, a drain layer disposed on the active layer and having the second conductivity type, an address gate disposed beside the active layer and separated from the same by a first gate dielectric layer, and a storage gate disposed beside the storage layer and separated from the same by a second gate dielectric layer. The DRAM cell can be written by turning on the MOSFET formed by the storage layer, the active layer, the drain layer, the first gate dielectric layer and the address gate to inject carriers into the storage layer from the active layer.