The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.
The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.
Patent No.:
Date of Patent:
Mar. 05, 2013
Filed:
Feb. 17, 2011
Darko R. Popovic, San Diego, CA (US);
Matthew D. Giere, San Diego, CA (US);
Bruce M. Guenin, San Diego, CA (US);
Theresa Y. Sze, San Diego, CA (US);
Ivan Shubin, San Diego, CA (US);
John A. Harada, Mountain View, CA (US);
David C. Douglas, Palo Alto, CA (US);
Jing Shi, Carlsbad, CA (US);
Darko R. Popovic, San Diego, CA (US);
Matthew D. Giere, San Diego, CA (US);
Bruce M. Guenin, San Diego, CA (US);
Theresa Y. Sze, San Diego, CA (US);
Ivan Shubin, San Diego, CA (US);
John A. Harada, Mountain View, CA (US);
David C. Douglas, Palo Alto, CA (US);
Jing Shi, Carlsbad, CA (US);
Oracle America, Inc., Redwood Shores, CA (US);
Abstract
In a chip package, semiconductor dies in a vertical stack of semiconductor dies or chips (which is referred to as a 'plank stack') are separated by a mechanical spacer (such as a filler material or an adhesive). Moreover, the chip package includes a substrate at a right angle to the plank stack, which is electrically coupled to the semiconductor dies along an edge of the plank stack. In particular, electrical pads proximate to a surface of the substrate (which are along a stacking direction of the plank stack) are electrically coupled to pads that are proximate to edges of the semiconductor dies by an intervening conductive material, such as: solder, stud bumps, plated traces, wire bonds, spring connectors, a conductive adhesive and/or an anisotropic conducting film. Note that the chip package may facilitate high-bandwidth communication of signals between the semiconductor dies and the substrate.