The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.
The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.
Patent No.:
Date of Patent:
Oct. 30, 2012
Filed:
Mar. 17, 2011
Ethan H. Cannon, Essex Junction, VT (US);
Toshiharu Furukawa, Essex Junction, VT (US);
David Horak, Essex Junction, VT (US);
Charles W. Koburger, Iii, Delmar, NY (US);
Jack A. Mandelman, Flat Rock, NC (US);
Ethan H. Cannon, Essex Junction, VT (US);
Toshiharu Furukawa, Essex Junction, VT (US);
David Horak, Essex Junction, VT (US);
Charles W. Koburger, III, Delmar, NY (US);
Jack A. Mandelman, Flat Rock, NC (US);
International Business Machines Corporation, Armonk, NY (US);
Abstract
A digital logic storage structure includes cross coupled first and second complementary metal oxide semiconductor (CMOS) inverters formed on a semiconductor substrate, the CMOS inverters including a first storage node and a second storage node that is the logical complement of the first storage node; both of the first and second storage nodes each selectively coupled to a deep trench capacitor through a switching transistor, with the switching transistors controlled by a common capacitance switch line coupled to gate conductors thereof; wherein, in a first mode of operation, the switching transistors are rendered nonconductive so as to isolate the deep trench capacitors from the inverter storage nodes and, in a second mode of operation, the switching transistors are rendered conductive so as to couple the deep trench capacitors to their respective storage nodes, thereby providing increased resistance of the storage nodes to single event upsets (SEUs).