The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.
The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.
Patent No.:
Date of Patent:
Jul. 31, 2012
Filed:
Dec. 23, 2009
James William Adkisson, Essex Junction, VT (US);
Michael P. Chudzik, Hopewell Junction, NY (US);
Jeffrey Peter Gambino, Westford, VT (US);
Renee T. MO, Hopewell Junction, NY (US);
Naim Moumen, Yorktown Heights, NY (US);
James William Adkisson, Essex Junction, VT (US);
Michael P. Chudzik, Hopewell Junction, NY (US);
Jeffrey Peter Gambino, Westford, VT (US);
Renee T. Mo, Hopewell Junction, NY (US);
Naim Moumen, Yorktown Heights, NY (US);
International Business Machines Corporation, Armonk, NY (US);
Abstract
A semiconductor structure. The structure includes (i) a semiconductor substrate which includes a channel region, (ii) first and second source/drain regions on the semiconductor substrate, (iii) a gate dielectric region, and (iv) a gate electrode region, (v) a plurality of interconnect layers on the gate electrode region, and (vi) first and second spaces. The gate dielectric region is disposed between and in direct physical contact with the channel region and the gate electrode region. The gate electrode region is disposed between and in direct physical contact with the gate dielectric region and the interconnect layers. The first and second spaces are in direct physical contact with the gate electrode region. The first space is disposed between the first source/drain region and the gate electrode region. The second space is disposed between the second source/drain region and the gate electrode region.