The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Jul. 31, 2012

Filed:

Mar. 18, 2011
Applicants:

Hyeok-sang OH, Suwon-si, KR;

Woo-jin Jang, Seoul, KR;

Bum-ki Moon, LaGrangeville, NY (US);

Ji-hong Choi, Fishkill, NY (US);

Minseok OH, Pleasant Valley, NY (US);

Tien-jen Cheng, Bedford, NY (US);

Inventors:

Hyeok-Sang Oh, Suwon-si, KR;

Woo-Jin Jang, Seoul, KR;

Bum-Ki Moon, LaGrangeville, NY (US);

Ji-Hong Choi, Fishkill, NY (US);

Minseok Oh, Pleasant Valley, NY (US);

Tien-Jen Cheng, Bedford, NY (US);

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
H01L 21/4763 (2006.01);
U.S. Cl.
CPC ...
Abstract

Methods of forming integrated circuit devices include forming an interlayer insulating layer having a trench therein, on a substrate and forming an electrical interconnect (e.g., Cu damascene interconnect) in the trench. An upper surface of the interlayer insulating layer is recessed to expose sidewalls of the electrical interconnect. An electrically insulating first capping pattern is formed on the recessed upper surface of the interlayer insulating layer and on the exposed sidewalls of the electrical interconnect, but is removed from an upper surface of the electrical interconnect. A metal diffusion barrier layer is formed on an upper surface of the electrical interconnect, however, the first capping pattern is used to block formation of the metal diffusion barrier layer on the sidewalls of the electrical interconnect. This metal diffusion barrier layer may be formed using an electroless plating technique.


Find Patent Forward Citations

Loading…