The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.
The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.
Patent No.:
Date of Patent:
Jun. 05, 2012
Filed:
Mar. 14, 2011
Nestor A. Bojarczuk, Jr., Poughkeepsie, NY (US);
Cyril Cabral, Jr., Mahopac, NY (US);
Eduard A. Cartier, New York, NY (US);
Matthew W. Copel, Yorktown Heights, NY (US);
Martin M. Frank, New York, NY (US);
Evgeni P. Gousev, Mahopac, NY (US);
Supratik Guha, Chappaqua, NY (US);
Rajarao Jammy, Hopewell Junction, NY (US);
Vijay Narayanan, New York, NY (US);
Vamsi K. Paruchuri, New York, NY (US);
Nestor A. Bojarczuk, Jr., Poughkeepsie, NY (US);
Cyril Cabral, Jr., Mahopac, NY (US);
Eduard A. Cartier, New York, NY (US);
Matthew W. Copel, Yorktown Heights, NY (US);
Martin M. Frank, New York, NY (US);
Evgeni P. Gousev, Mahopac, NY (US);
Supratik Guha, Chappaqua, NY (US);
Rajarao Jammy, Hopewell Junction, NY (US);
Vijay Narayanan, New York, NY (US);
Vamsi K. Paruchuri, New York, NY (US);
International Business Machines Corporation, Armonk, NY (US);
Abstract
The present invention provides a semiconductor structure including a semiconductor substrate having a plurality of source and drain diffusion regions located therein, each pair of source and drain diffusion regions are separated by a device channel. The structure further includes a first gate stack of pFET device located on top of some of the device channels, the first gate stack including a high-k gate dielectric, an insulating interlayer abutting the gate dielectric and a fully silicided metal gate electrode abutting the insulating interlayer, the insulating interlayer includes an insulating metal nitride that stabilizes threshold voltage and flatband voltage of the p-FET device to a targeted value and is one of aluminum oxynitride, boron nitride, boron oxynitride, gallium nitride, gallium oxynitride, indium nitride and indium oxynitride. A second gate stack of an nFET devices is located on top remaining device channels, the second gate stack including a high-k gate dielectric and a fully silicided gate electrode located directly atop the high-k gate dielectric.