The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.
The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.
Patent No.:
Date of Patent:
May. 15, 2012
Filed:
Nov. 18, 2008
Sung-min Kim, Incheon Metropolitan, KR;
Eun-jung Yun, Seoul, KR;
Jong-soo Seo, Hwaseong-si, KR;
Du-eung Kim, Yongin-si, KR;
Beak-hyung Cho, Hwaseong-si, KR;
Byung-seo Kim, Suwon-si, KR;
Sung-min Kim, Incheon Metropolitan, KR;
Eun-jung Yun, Seoul, KR;
Jong-soo Seo, Hwaseong-si, KR;
Du-eung Kim, Yongin-si, KR;
Beak-hyung Cho, Hwaseong-si, KR;
Byung-seo Kim, Suwon-si, KR;
Abstract
In a semiconductor memory device and method, resistive-change memory cells are provided, each including a plurality of control transistors formed on different layers and variable resistance devices comprising a resistive-change memory. Each resistive-change memory cell includes a plurality of control transistors formed on different layers, and a variable resistance device formed of a resistive-change memory. In one example, the number of the control transistors is two. The semiconductor memory device includes a global bit line; a plurality of local bit lines connected to or disconnected from the global bit line via local bit line selection circuits which correspond to the local bit lines, respectively; and a plurality of resistive-change memory cell groups storing data while being connected to the local bit lines, respectively. Each of the resistive-change memory cells of each of the resistive-change memory cell groups comprises a plurality of control transistors formed on different layers, and a variable resistance device formed of a resistive-change memory. In addition, the semiconductor memory device has a hierarchical bit line structure that uses a global bit line and local bit lines. Accordingly, it is possible to increase both the integration density of the semiconductor memory device and the amount of current flowing through each of the resistive-change memory cells.