The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
May. 08, 2012

Filed:

Jul. 21, 2010
Applicants:

Bong-soo Kim, Seongnam-si, KR;

Kang-yoon Lee, Seongnamsi, KR;

Dong-gun Park, Seongnam-si, KR;

Jae-man Yoon, Seoul, KR;

Seong-goo Kim, Seoul, KR;

Hyeoung-won Seo, Yongin-si, KR;

Inventors:

Bong-Soo Kim, Seongnam-si, KR;

Kang-Yoon Lee, Seongnamsi, KR;

Dong-Gun Park, Seongnam-si, KR;

Jae-Man Yoon, Seoul, KR;

Seong-Goo Kim, Seoul, KR;

Hyeoung-Won Seo, Yongin-si, KR;

Attorney:
Primary Examiner:
Assistant Examiner:
Int. Cl.
CPC ...
H01L 29/66 (2006.01);
U.S. Cl.
CPC ...
Abstract

There are provided a semiconductor device having a vertical transistor and a method of fabricating the same. The method includes preparing a semiconductor substrate having a cell region and a peripheral circuit region. Island-shaped vertical gate structures two-dimensionally aligned along a row direction and a column direction are formed on the substrate of the cell region. Each of the vertical gate structures includes a semiconductor pillar and a gate electrode surrounding a center portion of the semiconductor pillar. A bit line separation trench is formed inside the semiconductor substrate below a gap region between the vertical gate structures, and a peripheral circuit trench confining a peripheral circuit active region is formed inside the semiconductor substrate of the peripheral circuit region. The bit line separation trench is formed in parallel with the column direction of the vertical gate structures. A bit line separation insulating layer and a peripheral circuit isolation layer are formed inside the bit line separation trench and the peripheral circuit trench, respectively.


Find Patent Forward Citations

Loading…