The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
Jan. 03, 2012

Filed:

Sep. 24, 2008
Applicants:

Jeffrey A. Magee, Poughkeepsie, NY (US);

Timothy Gerard Mcnamara, Fishkill, NY (US);

Walter Niklaus, Jettingen, DE;

Scott Barnett Swaney, Germantown, NY (US);

Tobias Webel, Gmuend, DE;

Inventors:

Jeffrey A. Magee, Poughkeepsie, NY (US);

Timothy Gerard McNamara, Fishkill, NY (US);

Walter Niklaus, Jettingen, DE;

Scott Barnett Swaney, Germantown, NY (US);

Tobias Webel, Gmuend, DE;

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
G06F 1/04 (2006.01);
U.S. Cl.
CPC ...
Abstract

A digital system and method of operating the same. The system comprises a processor chip including a first elastic interface domain, wherein the first elastic interface domain comprises a first processor X logic and a first processor Y logic, wherein the first processor X and Y logic comprise first X and Y latches, respectively; and a first ASIC chip electrically coupled to the processor chip, wherein the first processor X and Y logics are configured to be simultaneously in a functional mode, wherein the first processor X logic is configured to switch from the functional mode to a scanning mode while the first processor Y logic remains in the functional mode, and wherein in response to the first processor Y logic being in the functional mode, the first processor Y logic is configured to generate a first reference ASIC clock signal to the first ASIC chip.


Find Patent Forward Citations

Loading…