The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.
The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.
Patent No.:
Date of Patent:
Jul. 12, 2011
Filed:
May. 06, 2010
Yutaka Shinagawa, Tokyo, JP;
Takeshi Kataoka, Tokyo, JP;
Eiichi Ishikawa, Tokyo, JP;
Toshihiro Tanaka, Tokyo, JP;
Kazumasa Yanagisawa, Tokyo, JP;
Kazufumi Suzukawa, Tokyo, JP;
Yutaka Shinagawa, Tokyo, JP;
Takeshi Kataoka, Tokyo, JP;
Eiichi Ishikawa, Tokyo, JP;
Toshihiro Tanaka, Tokyo, JP;
Kazumasa Yanagisawa, Tokyo, JP;
Kazufumi Suzukawa, Tokyo, JP;
Renesas Electronics Corporation, Kawasaki-shi, JP;
Abstract
A semiconductor integrated circuit has a central processing unit and a rewritable nonvolatile memory area disposed in an address space of the central processing unit. The nonvolatile memory area has a first nonvolatile memory area and a second nonvolatile memory area, which memorize information depending on the difference of threshold voltages. The first nonvolatile memory area has the maximum variation width of a threshold voltage for memorizing information set larger than that of the second nonvolatile memory area. When the maximum variation width of the threshold voltage for memorizing information is larger, since stress to a memory cell owing to a rewrite operation of memory information becomes larger, it is inferior in a point of guaranteeing the number of times of rewrite operation; however, since a read current becomes larger, a read speed of memory information can be expedited. The first nonvolatile memory area can be prioritized to expedite a read speed of the memory information and the second nonvolatile memory area can be prioritized to guarantee the number of times of rewrite operation of memory information more.