The patent badge is an abbreviated version of the USPTO patent document. The patent badge does contain a link to the full patent document.

The patent badge is an abbreviated version of the USPTO patent document. The patent badge covers the following: Patent number, Date patent was issued, Date patent was filed, Title of the patent, Applicant, Inventor, Assignee, Attorney firm, Primary examiner, Assistant examiner, CPCs, and Abstract. The patent badge does contain a link to the full patent document (in Adobe Acrobat format, aka pdf). To download or print any patent click here.

Date of Patent:
May. 03, 2011

Filed:

Jun. 16, 2009
Applicants:

Jonghyuk Kim, Osan, KR;

Han-soo Kim, Suwon, KR;

Youngseop Rah, Yongin, KR;

Min-sung Song, Seoul, KR;

Jang Young Chul, Yongin, KR;

Soon-moon Jung, Seongnam, KR;

Wonseok Cho, Suwon, KR;

Inventors:

Jonghyuk Kim, Osan, KR;

Han-Soo Kim, Suwon, KR;

YoungSeop Rah, Yongin, KR;

Min-sung Song, Seoul, KR;

Jang Young Chul, Yongin, KR;

Soon-Moon Jung, Seongnam, KR;

Wonseok Cho, Suwon, KR;

Attorney:
Primary Examiner:
Int. Cl.
CPC ...
H01L 29/76 (2006.01); H01L 31/036 (2006.01); H01L 31/112 (2006.01); H01L 29/94 (2006.01); H01L 31/062 (2006.01);
U.S. Cl.
CPC ...
Abstract

In multiple-layered memory devices, memory systems employing the same, and methods of forming such devices, a second memory device layer on a first memory device layer comprises a second substrate including a second memory cell region. The second substrate includes only a single well in the second memory cell region, the single well of the second memory cell region comprising a semiconducting material doped with impurity of one of a first type and second type. The single well defines an active region in the second memory cell region of the second substrate. Multiple second cell strings are arranged on the second substrate in the second active region. Although the second memory cell region includes only a single well, during a programming or erase operation of the memory cells of the second layer, requiring a high voltage to be applied to the single well in the substrate of the second layer, the high voltage will not interfere with the operation of the peripheral transistors of the first layer, second layer, or other layers, since they are isolated from each other. As a result, the substrate of the second layer can be prepared to have a thinner profile, and with fewer processing steps, resulting in devices with higher-density, greater reliability, and reduced fabrication costs.


Find Patent Forward Citations

Loading…